# SiD KPiX Electronics

David Strom – University of Oregon

- Electronics requirements
- KPiX concept
- Performance
- Plans

#### Si-W work – personnel and responsibilities

| Y. Karyotakis | V. Radeka   | B. Holbrook<br>R. Lander<br>M. Tripathi | J. Brau<br>R. Frey<br>D. Strom          | M. Breidenbach,<br><b>D. Freytag</b> , N. Graf<br><b>G. Haller</b> , <b>R. Herbst</b><br>T. Nelson |
|---------------|-------------|-----------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|
| Annecy        | BNL         | UC-Davis                                | Oregon                                  | SLAC                                                                                               |
| Mechanics     | Electronics | Bump Bonding<br>Cabling<br>Mechanics    | Si Detectors<br>Mechanics<br>Simulation | Electronics<br>Mechanics<br>Simulation                                                             |
| CWS07         |             | 1                                       | 31 May 2007 – David Strom – UO          |                                                                                                    |

# Bunch Structure at the ILC



- $\bullet$  Duty cycle of bunches is low,  $~\sim 1/200$
- ⇒ Only provide high current to front end during bunch train Reduces power
- In the high granular SiD concept, occupancy is low
- ⇒ Buffer data during the bunch train Minimizes digital interference to analog signals

How many buffers are needed?

Study<sup>\*</sup> with Luminosity =  $3 \times 10^{34}$ , 2820 bunches/train

The following processes were simulated:

- $e^+e^- \rightarrow hadrons \ e^+e^-$
- $e^+e^- \rightarrow \mu^+\mu^-e^+e^-$
- $e^+e^- \rightarrow e^+e^-e^+e^-$
- Bhabhas
- Radiative bhabhas

showed that with 4 buffers, we have less than 1% dead time, everywhere in the ECAL (down to  $\theta = 120 \, mrad$ ).

HCAL occupancy should be lower.

\* Ron Cassel, SiD LCWS mini-workshop 17 March 2005.

LCWS07

### Dynamic range

- Electromagnetic Calorimeter (300  $\mu m$  silicon sensors)
- smallest signals 1MIP (1MIP = 24,000 electrons = 3.8 fC)
- largest signals 2000 MIPs (8.0 pC)
- GEM based HCAL
- typical signals 5 to 30 fC (depends on gain used)
- RPCs
- typical signals  $\sim$  0.2 to 10pC avalanche mode
- (more than 100 pC for streamers, depending on gas)

⇒ Design electronics for ~ 0.3 fC to ~ 10 pC Difficult to achieve this dynamic range in a low voltage CMOS process: Max signal 1.0 V implies noise of 30  $\mu$ V ?

### Power requirement – Can we get the heat out?

Back of the envelope calculation of  $\Delta$  temperature in ECAL

Thermal Conductivity:

- W alloy 120W/(K-m)
- Cu 400W/(K-m)

Need to reduce heat to below  $100mW/wafer (\sim 1mW/cm^2)$ .

HCAL will be easier
 ⇒ lower channel density
 ⇒ thicker absorber



LCWS07



- Threshold  $T_1$  is used to inhibit resets
- Threshold  $T_2$  is used to enable data storage
- Bunch clock (time) is stored in SRAM
- Analog charge is stored on capacitors

(set at 2 × noise)
(set at 4 × noise)
(13 bit precision)
(13 bit precision)



• Dynamic range switching (driven by threshold  $T_3$ ) selects  $C_s$  or  $C_b || C_s$   $\Rightarrow$  Feedback capacitor  $C_b = 10 \text{ pF}$  stores up to 10 pC $\Rightarrow$  Feedback capacitor  $C_s = 400 \text{ fF}$  (0.3 fC gives 0.7 mV)

N.B. Switches to capacitors closed for several RC times so signals settle

LCWS07



- Time needed to discharge each capacitor stored in 13 bit memory
- Time is combined with range bit to correct amplitude

Additional features not shown in simple schematic:

- Built-in calibration system with up to 4 injections per bunch train
- Choice of two values for reset and trigger thresholds
- Bias current servo system for DC coupled detectors

Additional features added in prototype versions 3 or 4:

- Polarity selection (mainly for GEMs)
- External trigger for test beam
- Nearest neighbor trigger logic
- Staticly selectable feedback capacitor for tracker

# All these features are tested and working

# Chip Size

- Chip is implemented in TSMC  $0.25\mu m$  CMOS
- Single analog channels comfortably fits into  $200\mu m$  by  $500\mu m$  cell
- Overall chip size (1024 channels) approximately:

 $18\,mm\times 6.5\,mm\sim 1.2\,cm^2$ 

- Aspect ratio helps in routing traces on silicon boards
- Could not reduce chip size without making bump bounding more difficult

# Overall chip size close to optimal

### Performance – 64 channel prototype



Linear behavior extends to 10 pC

(Nonlinear behavior extends range by 50% or more)

LCWS07

Noise in the digitized charge value (with modest capacitive load)



Different symbols correspond to the four buffers on each channel

- Meets spec of signal noise 8:1 for MIPs in ECAL
- Tracker would like signal to noise of 20:1

#### Performance adequate for externally triggered ECAL test beam

LCWS07



Self triggering with and without Am source (2.6 fC)

- Noise is Gaussian over a large range (fit to erfc)
- Can easily set trigger at  $\frac{1}{2}$  MIP (1.9 fC)

LCWS07

### Plans

- Continue testing KPiX 4  $\Rightarrow$  Silicon at SLAC, Oregon and GEMs at UT Arlington)
- Submit KPiX 5 (64 or 128 channels) in early summer, main features:
  - Optimized default shaping time for trigger and reset inhibit
  - Improve biasing of MOS capacitors in threshold circuit
  - Add additional power bus for comparators
  - Remove some temporary diagnostic connections

### Possible submission of KPiX 1024 this fall