

**Tracking and Vertexing** with a Thin CMOS Pixel BeamTelescope and Thin Ladder Studies

M Battaglia JM Bussat, D Contarato, P Giubilato, LE Glesener, LC Greiner, B Hooberman

UC Berkeley, LBNL, INFN Padova



## **CMOS Pixel Back-thinning**



#### Program of back-thinning of diced chips using grinding process by APTEK;

Thinned over 15 chips, yield of functional chips~90%, Process reliable down to 40 μm Measured thickness of chips:

| Before  | $550 \pm 0.5$ |
|---------|---------------|
| "50 μm" | $50\pm7$      |
| "40 μm" | 41±6          |

Study change in charge collection and S/N before/after back-thinning: MIMOSA 5 sensors (1 M pixels, 17 μm, 18x18 mm<sup>2</sup> surface, AMS 0.6)

#### <sup>55</sup>Fe

Determine chip gain and S/N for 5.9 keV X rays



#### 1.5 GeV e<sup>-</sup> beam Determine S/N and cluster size for m.i.p.



Feasibility of Back-thinning CMOS sensors demonstrated LAWRENCE BERKELEY NATIONAL LABORATORY

## **The LBNL Thin Pixel Pilot Telescope**



beam

Layout: 3 layers of thin Mimosa 5 sensors (17μm pixels) (40μm + 50μm + 50μm) + reference detector;

Sensor spacing: 1.7 cm

 First beam telescope based on thin pixel sensors;

- Prototype for proposed FNAL MBTF telescope & T966;
- System test of multi-M pixel detector in realistic conditions.

Beam: 1.5 GeV e<sup>-</sup> from ALS booster at BTS

# Thin Pixel Pilot Telescope

TPPT allows us to perform detailed studies of ILC VTX particle tracking with various, controllable, levels of track density (0.5-5 tracks mm<sup>-2</sup>) under realistic

TPPT layout chosen to resemble ILC VTX.









#### **Thin Pixel** .... **Pilot Telescope** BERKELEY LAE Cluster Shape vs. Track Point of Impact

Despite m.s. limitations, extrapolation resolution is << pixel size allowing some studies of cluster shape vs. track point of impact:



BERKELEY NATIONAL LABORATORY AWRENCE

track

# Thin Pixel Pilot Telescope

Estimate extrapolation resolution to IP from TPPT data at ALS by unfolding MIMOSA5 resolution (from G4-Marl i n)

Extrapolation Resolution on Layer 1:  $\sigma = 8.5 \,\mu m$ matches ILC requirements.



**rrrr** 

BERKELEY LAE





### **T-966 Beam Test Experiment** at Fermilab



**Beam Test at FNAL MBTF 120 GeV p beam-line (T-966)** (June 25-July 8,2007) (UC Berkeley + LBNL + INFN Padova + Purdue U Collaboration)

Deploy two pixel beam telescope:

• <u>TPPT-2 telescope</u>: 4 layers of 50µm thick MIMOSA-5 sensors,

• <u>LDRD telescope</u>: 4 layers of LDRD-2 sensors,

ILC-like geometry, extrapolation resolution on  $1^{st}$  plane ~  $1\mu m$ 

Study LDRD-1, LDRD-2 and LDRD-SOI sensors:

- single point resolution & sensor efficiency,
- response to inclined tracks,
- tracking capabilities in dense environment,
- vertex reconstruction accuracy with thin target,

G4 simulation of 120 GeV p Al interaction in T-966

Validate simulation, test patrec and reco algorithms, plan to make | Ci O hit data available for joint LBNL+FNAL tracking studies.

# T966 Telescope

New Thinned MIMOSA5 Telescope (TPPT-2): • new mezzanine with low profile components and larger clear region below chip; • 4 layers of 50 µm thin chips precisely spaced by 1.5 cm; • precise positioning of chip on mezzanine ( $< 50 \,\mu m$ ) using vacuum chuck; • DUT installed on computer

controlled XY stage for alignment/scan.



AWRENCE BERKELEY NATIONAL LABORATORY

**4-layered** 

Telescope



## **VTX Ladder Design & Testing**



**LCRD** funding supports new program of engineering design, construction and characterization of full ladder equipped with back-thinned CMOS pixel sensors in collaboration with STAR HFT project;

- STAR Low mass carrier: 50µm CFC+3.2mm RVC+50µm CFC (=0.11%X<sub>0</sub>);
- Mechanical and thermal characterization of STAR prototype, study of heat removal using low-speed airflow;



## **VTX Ladder Design & Testing**



STAR study of accuracy of chip positioning on carrier:
50 μm backthinned MIMOSA5 are positioned using a vacuum chuck
with alignment bump edge and individual vacuum chuck valves;



## VTX Ladder Design & Testing



 FEA of prototype structures: (core-cooled Si/CF/RVC sandwich, Si/Al/RVC sandwich, CVD coated CF) in progress using data from surveys of 40 and 50 μm thin chips, first results promising, test of prototype in 2008;

#### Stress of flattened 50 µm chip





Low density (0.2-0.6g/cc) High thermal conductivity (40-180W/m K) carbon foam Concept for Symmetric Ladder Sandwich Support with Air Cooling through Core



## Conclusions



 Successful program of CMOS pixel chip back-thinning to 40 μm and characterisation;

- First Thin Pixel Beam Telescope commissioned at LBNL ALS, extrapolation resolution matches expectations;
- T-966 Beam Test experiment will use two new beam telescopes for broad program of tracking and vertexing studies on FNAL 120 GeV p beam;
  Marlin Reconstruction of

• Program of design, characterisation of lightweight ladder carried out as LCRD project in close collaboration with LBNL STAR HFT group. Marlin Reconstruction of G4 simulated 120 GeV p Al interaction in T-966