## The Readout Electronics for TPC with GEM readout chamber

(and for almost any other readout chamber)

Anders Oskarsson Lund Univ.

Electronics: Bruxelles, CERN, Lund Mechanics: Desy,Lund Small GEM-TPC: Aachen-Bonn

## Outline of the talk

- System description
- PCA 16, the new preamp/shaper
- ALTRO, the digitizer-event storage chip
- The 128 ch Front-end card
- How to connect: Connectors and cables
- System test of 128 ch system, first deliverable (256ch)
  - On the bench
  - On small GEM TPC
- LV-system
- Mechanics for the front-end electronics
- Plan to complete

If we run together with other subsystems

2048ch,16 FEC







### Programmable Charge Amplifier (PCA16)' (CERN design)

- 1.5 V supply; power ~8 mW/channel
- 16 channel charge preamp + shaper
- Ca 300 electrons noise at 10pF
- Differential output
- Programmable features
  - signal polarity
  - Power down mode (wake-up time = 1 ms)
  - Peaking time (30 120 ns)
  - Gain in 4 steps (12 27 mV/fC)
  - Preamp\_out mode (bypass shaper)
  - Tunable decay constant of the preamplifier

Basically pin-compatible with PASA (Preamp-shaper, ALICE-TPC)

# ALTRO digitizer+drift storage

-Differential input from PCA 16

-16 channels per chip

-10 bit resolution, 1mV per ADC channel

-1k samples per event

-10MHz sampling in ALICE (100microsecs drift)
-20MHz (50microsecs drift)
-Ca 125 chips with enhanced sampling freq. 40MHz
-Pedestal subtraction, common to all samples
-Advanced zero suppression - good data is sequence (selectable)
of non-zero samples.
-Pulse data, + pre and postsamples
-4 event buffering. (multievent buffering not used here)
-several other ALICE features for MWPC pulses are disabled



Backlane connectors to 32 bit, 40MHz bus

## The main modifications relative to ALICE FEC



-Modified grounding around ALTRO, reduced coherent noise significantly

-Modified reference voltages to ALTRO in order to accomodate all settings of PCA16. So the standard calibration is 1.2mV/ADC channel. If experience tells us that some settings may not be used, this may be changed back to 1mV/channel by changing 2 resistors per FEC).

-skipped water cooling

-Added one external voltage+regulator for PCA16, 1.5V. Saved ca 20% pwr.

### Connectors and cables





### Connectors and cables



First cable: some x-talk problem ca, 2%, from trace on one side to closest trace on opposite side.

Modification without increasing overall width. Reduced ground strips on the sides and increased space between signal traces.



Black and red on opposite side.

#### Bench test result

#### Gain 27mV/fC, Cables on. No chamber.



p1-gain3-shaper0-dac2500

Exceptional result. Remember few years ago, preamp chips had 500 electrons as theoretical random noise at 0pF.







### Energy loss distribution for cosmic muons.

#### Added all sampled voltages



LV-system

Delta Elektronika

http://www.delta-elektronika.nl

#### SX-SERIES EURO CASSETTE SWITCHED MODE POWER SUPPLIES



### 150 SX 5 3.5 - 6 V 26 A

For 3.3V supplies 150SX5, adjustable 3.3 -6V, 26A

For 1.5V supply S 6-40, adjustable 0-6V, 40A

### CHIP availability

EUDET

-PCA16, 160 tested and available in Lund for 2048ch system -ALTRO 25MHz, 160 tested and available in Lund for 2048ch system -ALTRO 40MHz for high resolution sweet spot, ca 100 operational at CERN (needs desoldering from boards).

LC-TPC project

-PCA16, 772 chips arrived last week (ca 90FEC). Testing ca 2 weeks.

-25MHz ALTRO, tested, 400 in Lund, ca 300 to get from CERN



# Plan to complete

- 5 FEC assembled last week+2 existing, 1120 channels, (EUDET 1000ch system). Evaluate nxt week
- Oct 17: order 100 FEC Circuit boards. 3 w delivery; tests of PCA16
- Nov 10, assemble 11 (27) FEC 2w delivery
- Nov 24, 2048 ch EUDET system ready

(option to discuss 32 FEC max RCU system 4096 ch instead of 2048)

- Get 40MHz option operational

After experience with full crate system, finalize cooling

- At any time when needed, assemble remaining FECs, depends on chip yield but ca 100 FECs in total can be expected. Takes 2w after order.
- 4 parallell systems, RCU and out, ordered with delivery during october.
   plus one development system in Lund and one in Brussels.
- Mechanics & cooling

### End-plate and panels



Have used the drawings 6080-102, 16 oct 2007

#### Engineering design R. Volkenborn,DESY

## - Rings have same outer diameter as TPC

- spported on the same rails as TPC.
- Rotates and slides together with TPC
- -Puts no weight on TPC.
- -Ca 10cm behind TPC back flange
- -14mm FEC spacing

### Electronics mounting rings





Back ring with FEC guides detached when mounting Kapton cables



# How to run?

A panel with 1\*6mm<sup>2</sup> pads contains ca 4200 pads.

With 32 FECs (128 ch each) we serve 4096 pads. This is the maximum we can read out to one RCU.

With 80 FECs

